### DSP56LF812ADM

**User's Manual** 

Motorola, Incorporated Semiconductor Products Sector 6501 William Cannon Drive West Austin, TX 78735-8598

ii

# **TABLE OF CONTENTS**

| SECTIO  | N 1 QUICK START GUIDE                         | 1-1  |
|---------|-----------------------------------------------|------|
| 1.1     | DSP56LF812ADM OVERVIEW                        | 1-3  |
| 1.2     | REQUIRED USER-SUPPLIED EQUIPMENT              | 1-3  |
| 1.3     | INSTALLATION PROCEDURE                        | 1-4  |
| 1.3.1   | Preparing the DSP56LF812ADM                   | 1-4  |
| 1.3.2   | Installing the Module                         | 1-6  |
| 1.3.3   | Installing the Software                       |      |
| 1.3.4   | Testing the DSP56LF812ADM Installation        | 1-7  |
| SECTIO  | N 2 DSP56LF812ADM TECHNICAL SUMMARY           | 2-1  |
| 2.1     | DSP56LF812ADM DESCRIPTION AND FEATURES        | 2-3  |
| 2.2     | DSP56LF812 DESCRIPTION                        | 2-3  |
| 2.3     | MEMORY                                        | 2-4  |
| 2.3.1   | Fast Static RAM (FSRAM)                       | 2-5  |
| 2.3.2   | Non-Volatile Static RAM (NVSRAM)              |      |
| 2.4     | VOICE CODEC                                   | 2-6  |
| 2.5     | OTHER DSP56LF812ADM FEATURES                  | 2-6  |
| 2.5.1   | Clock Oscillator                              | 2-7  |
| 2.5.2   | LED Indicators                                | 2-7  |
| 2.5.3   | Pushbutton Switches                           | 2-7  |
| 2.5.4   | Test Points                                   | 2-7  |
| 2.6     | JUMPER CONFIGURATION                          | 2-8  |
| 2.6.1   | Clock Input Selection                         | 2-8  |
| 2.6.2   | User Clock Oscillator V <sub>CC</sub> Setting | 2-8  |
| 2.6.3   | Operating Mode Selection                      |      |
| 2.6.4   | Program Memory Configuration                  | 2-9  |
| 2.6.5   | Data Memory Configuration                     |      |
| 2.6.6   | Codec Configuration                           | 2-11 |
| 2.6.6.1 | Codec Enabling                                | 2-11 |
| 2.6.6.2 | Codec Input Connector Signal Selection        |      |
| 2.6.6.3 | Codec Output Connector Signal Selection       | 2-11 |
| 2.6.6.4 | Codec Output Load Selection                   | 2-12 |

| 2.6.7  | RS-232 Serial Communication Configuration       | 2-12 |
|--------|-------------------------------------------------|------|
| 2.6.8  | PB14 Indicator LED Configuration                | 2-13 |
| 2.6.9  | Power Input Selection                           | 2-14 |
| 2.6.10 | Reset Control Selection                         | 2-14 |
| 2.6.11 | PB15 Pull Up/Pull Down Selection                | 2-14 |
| 2.7    | DSP56LF812ADM CONNECTOR DESCRIPTIONS            | 2-16 |
| 2.7.1  | Expansion Connector 1                           | 2-16 |
| 2.7.2  | Expansion Connector 2                           | 2-18 |
| 2.7.3  | JTAG/OnCE Connector                             | 2-20 |
| 2.7.4  | Codec Jacks                                     | 2-20 |
| 2.7.5  | RS-232 Serial Communication Interface Connector | 2-21 |
| 2.7.6  | Power Source Connector                          | 2-22 |
| APPEN  | IDIX A DSP56LF812ADM SCHEMATICS                 | A-1  |
| APPEN  | IDIX B DSP56LF812ADM BILL OF MATERIALS          | B-1  |
| B.1    | ELECTRICAL PARTS LIST                           | B-3  |
| B.2    | HARDWARE PARTS                                  | B-6  |

# LIST OF FIGURES

| Figure 1-1 | DSP56LF812ADM Quick Jumper Reference    |
|------------|-----------------------------------------|
| Figure 1-2 | Application Development1-7              |
| Figure 2-1 | DSP56LF812ADM Functional Block Diagram  |
| Figure 2-2 | RS-232 Serial Communication Options2-12 |

# **LIST OF TABLES**

| Table 1-1  | DSP56LF812ADM Default Jumper Options 1-5           |
|------------|----------------------------------------------------|
| Table 2-1  | Clock Source Selection                             |
| Table 2-2  | Oscillator V <sub>CC</sub> Selection               |
| Table 2-3  | Operating Mode Selection2-9                        |
| Table 2-4  | Program Memory Configuration                       |
| Table 2-5  | Data Memory Configuration                          |
| Table 2-6  | Codec Selection                                    |
| Table 2-7  | Codec Input Signal Selection                       |
| Table 2-8  | Codec Output Signal Selection                      |
| Table 2-9  | Codec Output Selection                             |
| Table 2-10 | Serial Communication Configuration                 |
| Table 2-11 | PB14 LED Drive Selection                           |
| Table 2-12 | Power Input Selection                              |
| Table 2-13 | RESET Selection2-14                                |
| Table 2-14 | PB15 Selection                                     |
| Table 2-15 | DSP56LF812ADM Connectors                           |
| Table 2-16 | DSP56LF812ADM J1/J9 Bus Connector Description 2-16 |
| Table 2-17 | DSP56LF812ADM J2/J8 Bus Connector Description 2-18 |
| Table 2-18 | DSP56LF812ADM J3 JTAG/OnCE Description 2-20        |

| Table 2-19 | DSP56LF812ADM J4 Line In Description                | 2-20 |
|------------|-----------------------------------------------------|------|
| Table 2-20 | DSP56LF812ADM J5 Line Out Description               | 2-21 |
| Table 2-21 | DSP56LF812ADM Serial Connector Description          | 2-21 |
| Table 2-22 | DSP56LF812ADM J7 Power Source Connector Description | 2-22 |

# SECTION 1 QUICK START GUIDE

#### **Quick Start Guide**

| 1.1 | DSP56LF812ADM OVERVIEW1          | <b>-3</b> |
|-----|----------------------------------|-----------|
| 1.2 | REQUIRED USER-SUPPLIED EQUIPMENT | -3        |
| 1.3 | INSTALLATION PROCEDURE           | -4        |

#### 1.1 DSP56LF812ADM OVERVIEW

The DSP56LF812 Application Development Module (DSP56LF812ADM) was designed to operate with the Motorola Application Development System (ADS). Use of the DSP56LF812ADM with the Motorola ADS facilitates development, debug, and test of complex software applications and hardware products designed for the DSP56LF812. Detailed information about the Motorola ADS is provided in the Motorola *ADS User's Manual (DSPADSUM/D)*.

**Subsection 1.2** of this document gives a summary description of the equipment required to use the module with the Motorola ADS.

**Subsection 1.3** describes installation instructions, including the following:

- Preparing the module for installation
- Installing the module
- Installing the software
- Testing the installation

**Note:** Detailed information about the design and operation of the DSP56LF812ADM is provided in this manual in **Section 2** and **Appendices A** and **B**.

#### 1.2 REQUIRED USER-SUPPLIED EQUIPMENT

For use with the Motorola ADS (and the appropriate interface card), the user must supply one of the following host computer systems:

- PC-compatible computer (486 class or higher) with the following:
  - MS-DOS version 6.0 or later, Windows 3.1 or later, or Windows 95
  - 8 Mbytes RAM
  - One open 16-bit ISA expansion slot
  - One bank of free I/O addresses in the range of \$100-\$102, \$200-202, or \$300-\$303
  - CD-ROM drive
  - Hard drive with 4 Mbytes of free disk space
  - Mouse

#### Installation Procedure

- Hewlett Packard HP7xx Workstation running HPUX Version 9.x (Version 10.x is not supported), one open EISA expansion slot, a CD-ROM drive, and a mouse
- Sun Microsystems Sun 4 Workstation running Sun Operating System Release 4.1.1 or later (or Solaris Release 2.5 or later), one open SBus expansion slot, a CD-ROM drive, and a mouse

#### 1.3 INSTALLATION PROCEDURE

Installation requires four basic steps:

- 1. Preparing the DSP56LF812ADM board
- 2. Installing the module
- 3. Installing the software
- 4. Testing the installation

#### 1.3.1 Preparing the DSP56LF812ADM

#### **CAUTION**

Because all electronic components are sensitive to the effects of electrostatic discharge (ESD) damage, correct procedures should be used when handling all components in this kit and inside the supporting personal computer. Use the following procedures to minimize the likelihood of damage due to ESD:

- Always handle all static-sensitive components only in a protected area, preferably a lab with conductive (anti-static) flooring and bench surfaces.
- Always use grounded wrist straps when handling sensitive components.
- Never remove components from anti-static packaging until required for installation.
- Always transport sensitive components in anti-static packaging.

Locate the jumper blocks JG1–JG17 on the DSP56LF812ADM board, as shown in **Figure 1-1. Table 1-1** describes the jumper group settings for use with the Motorola

ADS. Read the technical summary in Section 2 of this manual for additional information about the DSP56LF812ADM board and its components.



Figure 1-1 DSP56LF812ADM Quick Jumper Reference

**Table 1-1** DSP56LF812ADM Default Jumper Options

| Jumper<br>Group | Comment                                                               | Jumpers<br>Connection<br>s |
|-----------------|-----------------------------------------------------------------------|----------------------------|
| JG1             | Selects oscillator (U14) for clock input                              | 1–2                        |
| JG2             | Selects Mode 2 operation upon exit from reset                         | 1–2                        |
| JG3             | Selects Program memory with external Non-Volatile Static RAM (NVSRAM) | 5-6                        |
| JG4             | Selects Data memory                                                   | 1-2, 3-4                   |
| JG5             | Selects on-board codec                                                | 1-2, 3-4,<br>5-6, 7-8      |
| JG6             | Reserved                                                              | NC                         |
| JG7             | Selects serial port connection to DSP                                 | 3-5, 4-6                   |

#### **Installation Procedure**

 Table 1-1
 DSP56LF812ADM Default Jumper Options (Continued)

| JG8  | Selects codec High Bandpass mode                    | 2–3           |
|------|-----------------------------------------------------|---------------|
| JG9  | Selects 8-pin oscillator $V_{CC} = +5 \text{ V}$    | 2-3           |
| JG10 | Selects high input frequencies                      | NC            |
| JG11 | Selects codec output to 1.7 V peak @ 300 $\Omega$   | 1–2           |
| JG12 | Selects PB14 Light-Emitting Diode (LED)             | 1–2           |
| JG13 | Selects external NVSRAM $32K \times 16$             | 1–2           |
| JG14 | Power in to 3.3 V and 5 V regulators                | 3-4, 5-6, 7-8 |
| JG15 | Enable on-board reset logic                         | 1–2           |
| JG16 | Codec input mono                                    | NC            |
| JG17 | Codec output mono on both channels (left and right) | 1–2           |

#### 1.3.2 Installing the Module

**Figure 1-2** shows the interconnection diagram for connecting the PC to the DSP56LF812ADM board. Using the instructions in the ADS User's Manual, connect the

Command Converter to the DSP56LF812ADM board. Power for the DSP56LF812ADM is supplied from an external 9–12 VDC power supply.



Figure 1-2 Application Development

#### 1.3.3 Installing the Software

Refer to the Motorola *Application Development System User's Manual* for detailed instructions about installation and use of the ADS software.

#### 1.3.4 Testing the DSP56LF812ADM Installation

Refer to the Motorola *Application Development System User's Manual* for detailed information regarding evaluation and testing of an installed ADS system.



**Installation Procedure** 

# SECTION 2 DSP56LF812ADM TECHNICAL SUMMARY

#### **DSP56LF812ADM Technical Summary**

| 2.1 | DSP56LF812ADM DESCRIPTION AND FEATURES |      |
|-----|----------------------------------------|------|
| 2.2 | DSP56LF812 DESCRIPTION                 |      |
| 2.3 | MEMORY                                 | 2-4  |
| 2.4 | VOICE CODEC                            | 2-6  |
| 2.5 | OTHER DSP56LF812ADM FEATURES           | 2-6  |
| 2.6 | JUMPER CONFIGURATION                   | 2-8  |
| 2.7 | DSP56LF812ADM CONNECTOR DESCRIPTIONS   | 2-16 |

#### 2.1 DSP56LF812ADM DESCRIPTION AND FEATURES

The DSP56LF812ADM is designed as a versatile Digital Signal Processor (DSP) development card that can be used with the Motorola Applications Development System (ADS) and can also be plugged into other cards to permit special user configurations. Four 70-pin connectors, J1 and J2, located on the bottom of the Printed Circuit Board (PCB), and J8 and J9, located on the top of the PCB, allow access to all the DSP signals, including  $V_{\rm DD}$  (3.3 V) and  $V_{\rm SS}$  (GND). An overview description of the DSP56LF812ADM is also provided in the DSP56LF812ADM Product Information (DSP56LF812ADMP/D) included with this kit. The main features of the DSP56LF812ADM include the following:

- DSP56LF812 16-bit DSP
- External Fast Static RAM (FSRAM) memory
  - 64K × 16 program memory
  - 64K  $\times$  16 data memory
- 32K × 16 External Non-Volatile Static RAM (NVSRAM) memory
- 13-bit linear codec with voice input and output jacks
- Socketed on-board 20 MHz oscillator for DSP system clock
- Manual DSP reset button S1
- Manual interrupt button S2 for IRQA
- Light Emitting Diode (LED) power indicator (LED1)
- LED for user debug operations (LED2)
- Four on-board 70-pin expansion connectors
- Joint Test Action Group (JTAG) port connector for Motorola's ADS that provides an enhanced development environment including a high-speed data transfer port to a host PC ISA bus

#### 2.2 DSP56LF812 DESCRIPTION

A full description of the DSP56LF812, including functionality and user information, is provided in the following documents included as a part of this kit (either as printed copies or on the documentation CD-ROM):

#### Memory

- DSP56LF812 Technical Data (DSP56LF812/D): Provides features list and specifications including signal descriptions, dc power requirements, ac timing requirements, and available packaging
- DSP56LF812 User's Manual (DSP56LF812UM/AD): Provides an overview description of the DSP and detailed information about the on-chip components including the memory and I/O maps, peripheral functionality, and control and status register descriptions for each subsystem
- DSP56800 Family Manual (DSP56800FM/AD): Provides a detailed description of the core processor including internal status and control registers and a detailed description of the family instruction set

Refer to these documents for detailed information about chip functionality and operation.

#### 2.3 MEMORY

The DSP56LF812ADM uses the following memory external to the DSP56LF812:

- 64K × 16-bit FSRAM for external program memory
- 64K × 16-bit FSRAM for external data memory
- 32K × 16-bit NVSRAM program memory

**Figure 2-1** shows a functional block diagram of the DSP56LF812ADM including the memory devices.



Figure 2-1 DSP56LF812ADM Functional Block Diagram

#### 2.3.1 Fast Static RAM (FSRAM)

The DSP56LF812ADM uses two banks of  $64K \times 16$ -bit Fast Static RAM (Motorola MCM6323A, labelled U6 and U7) for memory expansion. U6 provides program memory, and U7 provides data memory. U6 is addressed for use in the DSP's program memory space. The FSRAM U7 is addressed for use in the DSP's data memory space. The on-board jumpers JG3 and JG13 allow configuration of the FSRAM and NVSRAM in the program memory space. The on-board jumper JG4 allows configuration of the FSRAM in the data memory space. Refer to **Table 2-4** on page 2-10 and **Table 2-5** on page 2-10 for setting these jumpers.

**Voice Codec** 

#### 2.3.2 Non-Volatile Static RAM (NVSRAM)

The DSP56LF812ADM provides two  $32K \times 8$ -bit NVSRAM memory devices, installed at U9 and U10, to give a total of  $32K \times 16$ -bit NVSRAM memory. External Program RAM must be configured for operation in the lower program memory address space (\$0000–\$7FFF). The NVSRAM memory automatically decodes to the upper program memory space (\$8000–\$FFFF) when enabled by JG13.

#### 2.4 VOICE CODEC

The DSP56LF812ADM analog section uses Motorola's MC145483 13-bit linear codec, installed at U17. Refer to the data sheet included with this kit for more information on the MC145483. The DSP56LF812ADM has 1/8-inch jacks for codec input and output. Codec output jumper JG11 can select one of two separate output load drives. Refer to **Table 2-9** on page 2-12 for a description of the output load options. The codec interfaces to the DSP via the Synchronous Serial Interface (SSI) provided on Port C of the DSP56LF812. No glue logic is required. The codec clock and frame synchronization are provided by the SSI. Jumper JG5 allows the user to disconnect the on-board codec completely (see **Table 2-6** on page 2-11). This frees the SSI port on the DSP56LF812 for off-board peripheral use.

#### 2.5 OTHER DSP56LF812ADM FEATURES

The DSP56LF812ADM provides these additional user features:

- User-replaceable clock oscillator
- Two on-board LED indicators
- Two on-board pushbutton switches
- Three on-board test points

These features are described in the following subsections.

#### 2.5.1 Clock Oscillator

A user-replaceable clock oscillator, U12, is provided to allow custom configuration of the clock for the DSP56LF812. Any oscillator speed up to the maximum speed of the DSP can be used. JG9 (see **Clock Input Selection** on page 2-8) allows using 3.3 V or 5 V oscillators.

#### 2.5.2 LED Indicators

Two on-board Light-Emitting Diodes (LEDs) are provided. LED1 is a power indicator that shows when power is applied to the DSP56LF812ADM board. LED2 is a debugging indicator. See **PB14 Indicator LED Configuration** on page 2-13 for more information on LED2. Both LEDs are located next to J7, the power input connector.

#### 2.5.3 Pushbutton Switches

Two on-board pushbutton switches are provided. S1 allows the user to generate a hardware reset to the DSP56LF812 (the RESET line on the DSP56LF812 is asserted low when S1 is depressed). S2 asserts IRQA when it is depressed. S1 and S2 are located near J4 and J5, the codec input and output connectors.

#### 2.5.4 Test Points

Four on-board test points are provided to allow for voltage reference connections. TP1 and TP2 are connected to analog ground. TP3 is connected to the 3.3 V supply. TP4 is connected to the 5 V supply.

**Jumper Configuration** 

#### 2.6 JUMPER CONFIGURATION

The DSP56LF812ADM board includes a number of configuration jumpers that allow the user to modify the way in which the board is used in a particular application. The following paragraphs give a detailed description of the function of the jumpers.

#### 2.6.1 Clock Input Selection

The clock input to the DSP is selected by jumper group JG1. There are two options for the clock input selection. The DSP clock source can be the on-board user clock oscillator. Alternatively, an external clock input can be connected via the J2 expansion connector or applied directly to JG1 Pin 3. See **Table 2-1**.

Clock Source JG1

20 MHz user oscillator clock (default) 1–2

External clock CLOCK\_IN on J2 pin 1 3–4

Table 2-1 Clock Source Selection

**Note:** The DSP56LF812ADM is factory configured to use the on-board 20 MHz clock oscillator (U12).

#### 2.6.2 User Clock Oscillator V<sub>CC</sub> Setting

Jumper group JG9 is used to select the power source (3.3 V or 5.0 V) for the Clock Oscillator (U12). Jumpering pins 1–2 on JG9 selects +3.3 V. Jumpering pins 2–3 on JG9 selects 5.0 V, the default setting. The output signal at the clock oscillator is buffered and inverted before being sent to the DSP. See **Table 2-2** for details.

**Table 2-2** Oscillator V<sub>CC</sub> Selection

Note: The DSP56LF812ADM is factory configured for clock  $V_{CC}$  to be +5 V.

#### 2.6.3 Operating Mode Selection

Jumper group JG2 selects the operating mode of the DSP after reset. Refer to the *DSP56LF812 User's Manual* for a complete description of the chip's operating modes. Programs can be loaded from NVSRAM by configuring the DSP to exit reset in Operating Mode 0 or 2. **Table 2-3** on page 2-9 shows the JG2 selection to achieve any of the four operating modes available on the DSP56LF812.

Operating ModeJG2Comment01-2, 3-4Bootstrap from byte-wide EPROM13-4Bootstrap from SPI0 or SSI Port21-2Normal Expanded P:\$E000 (default)3No jumpersDevelopment P:\$0000

**Table 2-3** Operating Mode Selection

**Note:** The DSP56LF812ADM is factory configured to exit from reset in Mode 2.

#### 2.6.4 Program Memory Configuration

Jumper group JG3 selects the external program static RAM memory configuration. For fastest operation with the installed 10 ns FSRAM, jumper pins JG3 1–2 and 3–4, and configure the Bus Control Register (BCR) for zero wait states. Program memory will then occupy address range P:\$0–\$FFFF.

If the NVSRAM is used, jumper pins JG3 5–6 and JG13 1–2. The program Static RAM occupies address range P:\$0–\$7FFF, and the NVSRAM occupies address range P:\$8000–\$FFFF. The delay from gating address line A15 with  $\overline{PS}$  requires that the BCR must be configured for at least one wait state while executing out of external program memory. The NVSRAM offers a means of executing programs and loading memory as required from its non-volatile memory after exiting reset. See **Table 2-4** for JG3 and JG13 program memory configuration.

#### **Jumper Configuration**

**Table 2-4** Program Memory Configuration

| Configuration | JG3      | JG13 | Comment                                                                               |
|---------------|----------|------|---------------------------------------------------------------------------------------|
| 0 (default)   | 5-6      | 1–2  | FSRAM: P:\$0000-\$7FFF, zero wait states<br>NVSRAM: P:\$8000-\$FFFF                   |
| 1             | 1-2, 3-4 | NC   | FSRAM: P:\$0000-\$FFFF, zero wait states                                              |
| 2             | 5-6      | NC   | FSRAM: P:\$0000-\$7FFF, one wait state<br>P:\$8000-\$FFFF User expanded memory        |
| 3             | 1–2      | NC   | FSRAM: P:\$0000-\$7FFF, zero wait states<br>P:\$8000-\$FFFF Shadow of P:\$0000-\$7FFF |
| 4             | NC       | 1–2  | NVSRAM: P:\$8000-\$FFFF                                                               |

**Note:** The DSP56LF812ADM is factory configured for program memory in the range P:\$0000-\$7FFF (FSRAM) and P:\$8000-\$FFFF (NVSRAM).

#### 2.6.5 Data Memory Configuration

Jumper group JG4 is used to select one of two DSP external data memory options. The default setting is JG4 1–2 and 3–4. Data memory is setup from P:0000–\$FFFF. See **Table 2-5** for JG4 data memory configuration.

**Table 2-5** Data Memory Configuration

| Configuration | JG4      | Comment                                                                    |  |
|---------------|----------|----------------------------------------------------------------------------|--|
| 0 (default)   | 1-2, 3-4 | X:0000-\$FFFF, zero wait states                                            |  |
| 1             | 5-6      | X:0000–\$7FFF, one wait state<br>X:8000–\$FFFF User expanded memory        |  |
| 2             | 1–2      | X:0000-\$7FFF, zero wait states<br>X:\$8000-\$FFFF Shadow of X:0000-\$7FFF |  |

**Note:** The DSP56LF812ADM is factory configured for data memory in the range X:0000–\$FFFF.

#### 2.6.6 Codec Configuration

Jumper groups JG5, JG11, JG16, and JG17 enable and configure the on-board MC145483 codec.

#### 2.6.6.1 Codec Enabling

Jumper group JG5 configures the on-board codec. The default setting is JG5 1–2, 3–4, 5–6, and 7–8 for the MC145483 codec. If a different codec or another peripheral requires the use of PC8/STD, PC9/SRD, PC10/STCK, and PC11/STFS, all the jumpers should be removed from JG5. See **Table 2-6** for JG5 codec configuration.

 Table 2-6
 Codec Selection

| Configuration            | JG5                | Comment               |
|--------------------------|--------------------|-----------------------|
| On-board codec (default) | 1-2, 3-4, 5-6, 7-8 | Enable MC145483 codec |
| User application         | no jumpers         | Other peripheral      |

**Note:** The DSP56LF812ADM is factory configured for the MC145483 codec.

#### 2.6.6.2 Codec Input Connector Signal Selection

Jumper group JG16 is used to select which signal on J4 is sent to the codec. See **Table 2-7** for JG16 configuration information.

**Table 2-7** Codec Input Signal Selection

| JG16         | Comment                                |  |
|--------------|----------------------------------------|--|
| NC (default) | Input signal from tip of jack          |  |
| 1–2          | Input signal from tip and ring of jack |  |

#### 2.6.6.3 Codec Output Connector Signal Selection

Jumper group JG17 is used to select which pins on J5 provide the output signal from the codec. See **Table 2-8** for JG17 configuration information.

 Table 2-8
 Codec Output Signal Selection

| JG17          | Comment                                    |  |
|---------------|--------------------------------------------|--|
| NC            | Output signal goes to tip of jack          |  |
| 1–2 (default) | Output signal goes to tip and ring of jack |  |

**Jumper Configuration** 

#### 2.6.6.4 Codec Output Load Selection

Jumper group JG11 is used to select the output drive capability of the codec with respect to analog ground. See **Table 2-9** for JG11 configuration information.

| JG11          | Comment                 |
|---------------|-------------------------|
| 1–2 (default) | 1.7 V peak @ 300 Ω load |
| 2–3           | 0.8 V peak @ 2kΩ load   |

 Table 2-9
 Codec Output Selection

**Note:** 

The DSP56LF812ADM is factory configured for codec output of 1.7 V into a 300  $\Omega$  load.

#### 2.6.7 RS-232 Serial Communication Configuration

The DSP56LF812ADM includes a DB9 connector for an RS-232 serial link. Jumpering JG7 pins 3–5, 4–6 connects the RS-232 serial port to the DSP. Although there is no hardware support for RS-232 on the DSP56LF812, software on the DSP may use the serial port by program control of pins PB0 and PB1.



Figure 2-2 RS-232 Serial Communication Options

**Table 2-10** Serial Communication Configuration

| Configuration           | JG7      | Comment                                    |  |
|-------------------------|----------|--------------------------------------------|--|
| DSP GPIO pins (default) | 3-5, 4-6 | Available for use by DSP software          |  |
| MCU serial port         | 1-3, 2-4 | Serial debug port for DSP56LF812ADM system |  |

**Note:** The DSP56LF812ADM is factory configured with the serial port connected to the DSP.

#### 2.6.8 PB14 Indicator LED Configuration

LED2 is provided as a simple tool for assisting with software debugging via the PB14 signal. Jumper group JG12 is used to set up LED2 as a status indicator. If JG12 is not jumpered, PB14 functions as a GPIO pin with a 10 k $\Omega$  pull-up resistor. Jumpering JG12 1–2 connects PB14 to ground through LED2 and a 150  $\Omega$  current-limiting resistor. LED2 illuminates when the user software sets pin PB14 high. See **Table 2-11**.

**Table 2-11** PB14 LED Drive Selection

| Configuration               | JG12                           | Comment          |
|-----------------------------|--------------------------------|------------------|
| PB14 as indicator (default) | (default) 1–2 PB14 drives LED2 |                  |
| PB14 pull-up                | NC                             | PB14 is GPIO pin |

**Note:** The DSP56LF812ADM is factory configured with PB14 operating as an output to drive LED2.

**Jumper Configuration** 

#### 2.6.9 Power Input Selection

Jumper group JG14 is used to select the input voltage source to the DSP56LF812ADM board. See **Table 2-12** for JG14 configuration information.

ConfigurationJG14Comment0 (default)3-4, 5-6, 7-89-12 VDC from power jack J7 to on-board voltage regulators11-3, 6-8User voltage from power jack J7 directly to V<sub>CC</sub> and V<sub>DD</sub> power planes (on-board voltage regulators are bypassed)

 Table 2-12
 Power Input Selection

#### 2.6.10 Reset Control Selection

Jumper group JG15 is used to select the source of the DSP56LF812's RESET signal. See **Table 2-13** for JG15 configuration information.

| Configuration | JG15 | Comment                                                                         |  |
|---------------|------|---------------------------------------------------------------------------------|--|
| 0 (default)   | 1–2  | On-board 3.3 V reset logic                                                      |  |
| 1             | NC   | Reset from external source:  • Expansion connector J2  • JTAG/OnCE connector J3 |  |

**Table 2-13** RESET Selection

#### 2.6.11 PB15 Pull Up/Pull Down Selection

Jumper group JG10 is used to pull up or down the dual-function signal pin PB15 for DSP reading at reset. This is required to compensate for nonlinear frequency response in the clock circuit. For clock frequencies in the range of 32 kHz–2 MHz, JG10 1–2 should be jumpered to pull down PB15. For clock frequencies in the range of 2 MHz to the

**Jumper Configuration** 

maximum rated DSP operating frequency, remove the jumper to pull up PB15. See **Table 2-14** for PB15 configuration information.

**Table 2-14** PB15 Selection

| Configuration          | JG10 | Comment                                          |  |
|------------------------|------|--------------------------------------------------|--|
| PB15 pull-up (default) | Open | Clock frequencies 2 MHz to maximum DSP frequence |  |
| PB15 pull-down         | 1–2  | Clock frequencies 32 kHz-2 MHz                   |  |

**Note:** The DSP56LF812ADM is factory configured for clock frequencies between 2 MHz and the maximum frequency of the DSP.

#### 2.7 DSP56LF812ADM CONNECTOR DESCRIPTIONS

There are seven connectors on the DSP56LF812ADM. **Table 2-15** describes the connectors.

**Connector** Comment 70-pin Expansion Connector 1 (bottom of board) J1 **J2** 70-pin Expansion Connector 2 (bottom of board) J3 14-pin JTAG/OnCE Module Interface to DSP J4 1/8" Mono Line Input Jack to Codec J5 1/8" Stereo Line Output Jack from Codec **J6** DB9 RS-232 serial Interface connector J7 **Power Connector** J8 70-pin Expansion Connector 1 (top of board) 70-pin Expansion Connector 2 (top of board) **J9** 

Table 2-15 DSP56LF812ADM Connectors

#### 2.7.1 Expansion Connector 1

Expansion Connectors J1/J9 and J2/J8 are used to make connections to the DSP pins. J1 and J2 are located on the bottom of the board. J8 and J9 are located on the top of the board. **Table 2-16** lists the DSP pins that are accessed on Expansion Connector J1/J9.

| J1/J9 |              |       |                 |
|-------|--------------|-------|-----------------|
| Pin#  | Signal       | Pin # | Signal          |
| 1     | $V_{\rm CC}$ | 2     | V <sub>CC</sub> |
| 3     | $V_{CC}$     | 4     | A15             |
| 5     | WR           | 6     | A14             |
| 7     | RD           | 8     | A13             |
| 9     | PS           | 10    | A12             |

Table 2-16 DSP56LF812ADM J1/J9 Bus Connector Description

Table 2-16 DSP56LF812ADM J1/J9 Bus Connector Description (Continued)

|      | J1/J9           |       |        |  |
|------|-----------------|-------|--------|--|
| Pin# | Signal          | Pin # | Signal |  |
| 11   | DS              | 12    | A11    |  |
| 13   | V <sub>CC</sub> | 14    | A10    |  |
| 15   | V <sub>CC</sub> | 16    | A9     |  |
| 17   | V <sub>CC</sub> | 18    | A8     |  |
| 19   | V <sub>CC</sub> | 20    | A7     |  |
| 21   | V <sub>CC</sub> | 22    | A6     |  |
| 23   | NC              | 24    | A5     |  |
| 25   | GND             | 26    | A4     |  |
| 27   | GND             | 28    | A3     |  |
| 29   | GND             | 30    | A2     |  |
| 31   | GND             | 32    | A1     |  |
| 33   | GND             | 34    | A0     |  |
| 35   | GND             | 36    | GND    |  |
| 37   | GND             | 38    | D0     |  |
| 39   | GND             | 40    | D1     |  |
| 41   | GND             | 42    | D2     |  |
| 43   | GND             | 44    | D3     |  |
| 45   | GND             | 46    | D4     |  |
| 47   | GND             | 48    | D5     |  |
| 49   | GND             | 50    | D6     |  |
| 51   | GND             | 52    | D7     |  |
| 53   | GND             | 54    | D8     |  |
| 55   | GND             | 56    | D9     |  |
| 57   | GND             | 58    | D10    |  |
| 59   | NC              | 60    | D11    |  |
| 61   | NC              | 62    | D12    |  |

#### **DSP56LF812ADM Connector Descriptions**

Table 2-16 DSP56LF812ADM J1/J9 Bus Connector Description (Continued)

|      | J1/J9   |       |        |  |  |
|------|---------|-------|--------|--|--|
| Pin# | Signal  | Pin # | Signal |  |  |
| 63   | NC      | 64    | D13    |  |  |
| 65   | ROM_DIS | 66    | D14    |  |  |
| 67   | GND     | 68    | D15    |  |  |
| 69   | GND     | 70    | GND    |  |  |

#### 2.7.2 Expansion Connector 2

Table 2-17 lists the DSP pins that are accessed on Expansion Connector J2/J8.

 Table 2-17
 DSP56LF812ADM J2/J8 Bus Connector Description

| J2/J8 |           |       |                 |  |
|-------|-----------|-------|-----------------|--|
| Pin#  | Signal    | Pin # | Signal          |  |
| 1     | CLOCK_IN  | 2     | RESET           |  |
| 3     | PC15/TIO2 | 4     | +5V             |  |
| 5     | PC14/TIO1 | 6     | +5V             |  |
| 7     | PC13/SRFS | 8     | NC              |  |
| 9     | PC12/SRCK | 10    | +12V            |  |
| 11    | PC11/STFS | 12    | +12V            |  |
| 13    | PC10/STCK | 14    | NC              |  |
| 15    | PC9/SRD   | 16    | V <sub>CC</sub> |  |
| 17    | PC8/STD   | 18    | V <sub>CC</sub> |  |
| 19    | PC7/SS1   | 20    | V <sub>CC</sub> |  |
| 21    | PC6/SCK1  | 22    | V <sub>CC</sub> |  |
| 23    | PC5/MOSI1 | 24    | V <sub>CC</sub> |  |

Table 2-17 DSP56LF812ADM J2/J8 Bus Connector Description (Continued)

|       | J2/J8     |       |                 |  |  |
|-------|-----------|-------|-----------------|--|--|
| Pin # | Signal    | Pin # | Signal          |  |  |
| 25    | PC4/MISO1 | 26    | V <sub>CC</sub> |  |  |
| 27    | PC3/SS0   | 28    | MODA/IRQA       |  |  |
| 29    | PC2/SCK0  | 30    | MODB/IRQB       |  |  |
| 31    | PC1/MOSI0 | 32    | NC              |  |  |
| 33    | PC0/MISO0 | 34    | NC              |  |  |
| 35    | CLKO      | 36    | GND             |  |  |
| 37    | PB15      | 38    | GND             |  |  |
| 39    | PB14      | 40    | GND             |  |  |
| 41    | PB13      | 42    | GND             |  |  |
| 43    | PB12      | 44    | GND             |  |  |
| 45    | PB11      | 46    | GND             |  |  |
| 47    | PB10      | 48    | MODA            |  |  |
| 49    | PB9       | 50    | MODB            |  |  |
| 51    | PB8       | 52    | RESET_IN        |  |  |
| 53    | PB7       | 54    | ĪRQA_IN         |  |  |
| 55    | PB6       | 56    | ĪRQB_IN         |  |  |
| 57    | PB5       | 58    | TDO             |  |  |
| 59    | PB4       | 60    | TMS             |  |  |
| 61    | PB3       | 62    | TCK             |  |  |
| 63    | PB2       | 64    | TRST/DE         |  |  |
| 65    | PB1       | 66    | TDI             |  |  |
| 67    | PB0       | 68    | GND             |  |  |
| 69    | GND       | 70    | GND             |  |  |

#### 2.7.3 JTAG/OnCE Connector

Connector J3 is used to connect the DSP56LF812ADM to a host development system using a Command Converter and Host Computer Interface Card. The ADS software controls the chip execution by accessing the OnCE module controller via the JTAG port interface and provides facilities for software development and debugging. This connector may allow the user to access the JTAG Test Access Port (TAP) directly. The pin out of this connector is shown in **Table 2-18**.

| J3   |          |       |                    |  |
|------|----------|-------|--------------------|--|
| Pin# | Signal   | Pin # | Signal             |  |
| 1    | TDI      | 2     | GND                |  |
| 3    | TDO      | 4     | GND                |  |
| 5    | TCK      | 6     | GND                |  |
| 7    | NC       | 8     | KEY                |  |
| 9    | J_RESET  | 10    | TMS                |  |
| 11   | $V_{CC}$ | 12    | NC                 |  |
| 13   | TRST/DE  | 14    | TRST/\overline{DE} |  |

Table 2-18 DSP56LF812ADM J3 JTAG/OnCE Description

#### 2.7.4 Codec Jacks

J4 and J5 are stereo jacks that allow the user to send and receive analog signals to and from the on-board codec. J4 enables the user to apply an input signal to the on-board codec. The pinout of this connector is listed in **Table 2-19**.

| Connector | Signal     |
|-----------|------------|
| Barrel    | ANALOG GND |
| Tip       | LINE IN    |

Ring

LINE IN (optional)

Table 2-19 DSP56LF812ADM J4 Line In Description

J5 enables the user to send an output signal from the on board codec. The pinout of this connector is listed in **Table 2-20**.

Table 2-20 DSP56LF812ADM J5 Line Out Description

| Connector | Signal              |
|-----------|---------------------|
| Barrel    | ANALOG GND          |
| Tip       | LINE OUT            |
| Ring      | LINE OUT (optional) |

**Note:** J4 and J5 are stereo jacks. However, only mono audio capability is provided on the DSP56LF812ADM.

#### 2.7.5 RS-232 Serial Communication Interface Connector

The RS-232 port J6 can be used as a communications port by the DSP. See **Section 2.6.7 RS-232 Serial Communication Configuration** on page 2-12. **Table 2-21** describes the signals available on J6, the serial connector.

Table 2-21 DSP56LF812ADM Serial Connector Description

| <b>J6</b>   |            |       |            |
|-------------|------------|-------|------------|
| Pin #       | Signal     | Pin # | Signal     |
| 1           | OC0 (+5 V) | 2     | RX         |
| 3           | TX         | 4     | DTR (+5 V) |
| 5           | GND        | 6     | DSR (+5 V) |
| 7 RTS (n/c) |            | 8     | CTS        |
| 9           | RI (n/c)   |       |            |

**Note:** OC0, DTR, and DSR are Wire OR-ed together and are used to drive the microcontroller's RESET signal.

### 2.7.6 Power Source Connector

Input voltage range is 9-12~V~dc at 500~mA. Table 2-22 shows this connector pins description.

 Table 2-22
 DSP56LF812ADM J7 Power Source Connector Description

| Connector       | Signal             |
|-----------------|--------------------|
| Inner connector | V <sub>CC</sub> IN |
| Outer ring      | GND                |



# APPENDIX A DSP56LF812ADM SCHEMATICS

### **DSP56LF812ADM Schematics**

| SP56LF812              | 3 |
|------------------------|---|
| ESET/CLOCK/MODE SELECT | 4 |
| EMORY FSRAM A-         | 5 |
| EMORY NVSRAM           | 6 |
| JLL-UPS/DECOUPLING     | 7 |
| NEAR CODEC             | 8 |
| KPANSION CONNECTORS A- | 9 |
| ERIAL INTERFACE        |   |
| OWER                   | 1 |



















## APPENDIX B DSP56LF812ADM BILL OF MATERIALS

### **DSP56LF812ADM Bill of Materials**

| B.1 | ELECTRICAL PARTS LIST | B-3 |
|-----|-----------------------|-----|
| B.2 | HARDWARE PARTS        | B-6 |

### **B.1 ELECTRICAL PARTS LIST**

| Qty | Description     | Ref. Designators    | Vendor Part #         |  |
|-----|-----------------|---------------------|-----------------------|--|
|     |                 | Integrated Circuits |                       |  |
| 1   | DSP56LF812BU40  | U1                  | Motorola              |  |
| 2   | MC74LCX32DT     | U2, U8              | Motorola              |  |
| 1   | MC34164D-3      | U3                  | Motorola              |  |
| 2   | MC74LCX00DT     | U4, U16             | Motorola              |  |
| 1   | MC74HC157DT     | U5                  | Motorola              |  |
| 2   | MCM6323ATS10    | U6, U7              | Motorola              |  |
| 1   | STK11C88-N25    | U9, U10             | Simtek                |  |
| 1   | MC74LCX08DT     | U11                 | Motorola              |  |
| 1   | SG 531P—20MHZ   | U12                 | SG                    |  |
| 1   | MAX232CSE       | U13                 | Maxim                 |  |
| 1   | MC68HC705C4ACFB | U14                 | Motorola              |  |
| 1   | MC33269DT-3.3   | U15                 | Linear Technologies   |  |
| 1   | MC145483DW      | U17                 | Motorola              |  |
| 1   | MC33269DT-5.0   | U18                 | Motorola              |  |
| 1   | QS34X2245Q3     | U19                 | Quality Semiconductor |  |
| 1   | MC74LCX04DT     | U20                 | Motorola              |  |
|     | Crystal         |                     |                       |  |
| 1   | 3.6864 MHz      | Y1                  | ECS ECS-36-20-7       |  |

| Qty | Description | Ref. Designators                            | Vendor Part #                     |
|-----|-------------|---------------------------------------------|-----------------------------------|
|     | ,           | Resistors                                   |                                   |
| 1   | 150 Ω       | R27                                         | Venkel CR0805-10W-1500FT          |
| 1   | 300 Ω       | R23                                         | Venkel CR0805-10W-3000FT          |
| 1   | 600 Ω       | R21                                         | Venkel CR0805-10W-6010FT          |
| 2   | 1 kΩ        | R1, R22                                     | Venkel CR0805-10W-1001FT          |
| 1   | 2 kΩ        | R3                                          | Venkel CR0805-10W-2001FT          |
| 16  | 10 kΩ       | R2, R4–R6, R8–R12, R20,<br>R24–R26, R28–R36 | Venkel CR0805-10W-1002FT          |
| 7   | 20 kΩ       | R13-R19                                     | Venkel CR0805-10W-2002FT          |
|     |             | Resistor Networks                           |                                   |
| 3   | 10 kΩ       | RN1-RN3                                     | Bourns 2NSB16-TJ2-103             |
|     |             | Inductors                                   |                                   |
| 4   | 1 mH        | L1-L4                                       | Murata BL01RN1-A62                |
|     |             | LEDs                                        |                                   |
| 2   | LED         | LED1, LED2                                  | Hewlett-Packard HSMG-C650         |
|     |             | Diode                                       |                                   |
| 2   | FM4001      | D1, D2                                      | Central Semiconductor<br>CMR1-02M |

| Qty | Description | Ref. Designators | Vendor Part #             |
|-----|-------------|------------------|---------------------------|
|     | 1           | Capacitors       |                           |
| 1   | 820 pF      | C1               | Venkel C0805COG500-821JNE |
| 1   | 0.01 μF     | C2               | Venkel C0805X7R500-103KNE |
| 4   | 0.1 μF      | C52-C54, C60     | Venkel C1206X7R250-104KNE |
| 37  | 0.01 μF     | C3, C10-C45, C62 | Venkel C1206X7R500-103KNE |
| 2   | 1 μF        | C55, C56         | Venkel C1206X7R250-105KNE |
| 1   | 220 μF      | C9               | Panasonic ECEV1CA221P     |
| 2   | 47 μF       | C8, C47          | Venkel TA006TCM476KDR     |
| 1   | 68 μF       | C46              | Venkel TA006TCM686KDR     |
| 3   | 0.33 μF     | C5, C6, C7       | Venkel C1206X7R160-334KNE |
| 5   | 1.0 μF      | C48-C51, C59     | Venkel TA016TCM105KAR     |
| 1   | 4.7 μF      | C4               | Venkel TA006TCM475KAR     |
| 2   | 22 pF       | C57, C58         | Venkel C1206COG500-220JNE |

## **B.2 HARDWARE PARTS**

| Qty | Description            | Ref. Designator                | Vendor Part #               |
|-----|------------------------|--------------------------------|-----------------------------|
|     |                        | Jumpers                        |                             |
| 3   | 2×3 Bergstick          | JG3, JG4, JG7                  | Samtec TSW-1-3-07-S-D       |
| 2   | 2×2 Bergstick          | JG1, JG2                       | Samtec TSW-1-2-07-S-D       |
| 5   | 1×2 Bergstick          | JG6, JG10, JG12, JG13,<br>JG15 | Samtec TSW-1-2-07-S-S       |
| 2   | 1×3 Bergstick          | JG8, JG9                       | Samtec TSW-1-3-07-S-S       |
| 3   | 2×4 Bergstick          | JG5, JG11, JG14                | Samtec TSW-1-4-07-S-D       |
|     |                        | Test Points                    |                             |
| 4   | 1×1 Bergstick          | TP1-TP4                        | Samtec TSW-1-1-07-S-S       |
|     |                        | Sockets                        |                             |
| 1   | 100-pin TQFP<br>socket | U10                            | Yamaichi IC149-100-025-S5   |
| 1   | 4-pin socket           | U12                            | R.N. ICA-043-CE5-30054      |
|     |                        | Connectors                     |                             |
| 2   | Audio Connector        | J4, J5                         | Switch Craft 35RAPC4BHN2    |
| 1   | DB9 Connector          | <b>J</b> 6                     | Mouser 152-3409             |
| 2   | 2×35 Connector         | J1, J2                         | Samtec FLE-135-01-G-DV      |
| 1   | 2×7 Connector          | Ј3                             | Samtec TSW-1-7-08-S-D-RA    |
| 1   | Power Connector        | J7                             | Switch Craft RAPC-712       |
| 2   | 2×35 Connector         | J8, J9                         | Samtec FW-35-05-L-D-410-175 |
|     |                        | Switches                       |                             |
| 2   | SPDT Momentary         | S1, S2                         | Panasonic EVQ-QS205K        |
|     | ,                      | Miscellaneous                  |                             |
| 21  | Shunt                  | SH1-SH21                       | Samtec SNT-100-BL-T         |
| 4   | Rubber Feet            | RF1-RF4                        | Amaton 5186                 |